Buy now
Learn systematic timing closure methodology for complex ASIC designs. Covers setup and hold ECOs, buffer/inverter insertion, cell sizing, clock skew exploitation, useful skew, and multi-corner timing closure strategies. Includes real ECO sessions on industrial-grade designs with 1000+ violations acr
₹50000
0 Lessons
Hours
Buy now
Go beyond basic STA with advanced timing analysis. Covers AOCV/POCV statistical timing, CCSN/ECSM cell models, MMMC setup, advanced clock network analysis, hold margin management at advanced nodes, and ECO-driven timing closure. Essential for STA engineers working at 7nm and below.
₹50000
0 Lessons
Hours
Buy now
Analyse and fix signal and power integrity issues in high-speed VLSI designs. Covers crosstalk noise, glitch analysis, transmission line effects, aggressor-victim coupling, SI-driven routing rules, and co-simulation of SI/PI using Cadence Sigrity and Innovus SI flows.
₹50000
0 Lessons
Hours
Buy now
Design robust Power Delivery Networks (PDN) for high-performance ICs. Covers PDN impedance analysis, power mesh design, decoupling capacitor placement, bump assignment for flip-chip designs, and PDN simulation using Cadence Voltus. Includes advanced topics on package-chip co-design and chiplet PDN c
₹50000
0 Lessons
Hours
Buy now
Tackle advanced routing challenges in modern ASIC designs. Covers global and detail routing algorithms, congestion analysis and mitigation, DRC-clean routing strategies, shield routing for sensitive nets, and post-route ECOs. Project-based course using Cadence Innovus Nanoroute on a real hierarchica
₹50000
0 Lessons
Hours
Buy now
Design power-efficient ICs with advanced low-power techniques. Covers clock gating, power gating, multi-voltage domain design, UPF/CPF power intent, DVFS strategies, retention flops, isolation cells, and level shifters. Essential for engineers working on mobile SoCs, automotive ICs, and IoT chip des
₹50000
0 Lessons
Hours
Buy now
Master floorplanning and chip-level planning for ASIC design. Learn die size estimation, aspect ratio selection, macro placement strategies, power ring and stripe design, IO planning, and hierarchical floorplanning techniques. Uses Cadence Innovus with real SoC hierarchical designs for practical ses
₹25000
0 Lessons
Hours
Buy now
Learn power integrity through EMIR analysis with theory and practical labs. Covers static and dynamic IR drop, electromigration violations, power grid debugging, decap insertion, and fixes using Cadence Voltus and Synopsys RedHawk. Labs use real power intent (UPF) and multi-power domain designs.
₹25000
0 Lessons
Hours
Buy now
Learn EMIR (Electromigration and IR Drop) analysis theory for power integrity sign-off. Covers static and dynamic IR drop concepts, electromigration failure mechanisms, power grid analysis theory, decap insertion strategies, and EM/IR violation interpretation. Foundation before the Cadence Voltus/Re
₹25000
0 Lessons
Hours